# Programmable Processors

A Brief Summary



### **Pic of Processor Modules**



Inst. Memory PC IR State Machine **Control Unit** 

Along the Control Unit side ....

#### As discussed during the lecture

- Under Quartus, create a new .mif file, name it say, A.mif. Later manually type into each location a decimal number converted from your 16-bits instructions.
- Use Altera Library and build a 1-port ROM module, say, InstMemory.v. Make sure during the configuration procedure you have associated InstMemory.v with A.mif.

### **Instruction Memory Module**

- PC is purely a counter
  - Required input signals: Clock, Clr, Up
  - Required output signal: address to access instruction memory
- IR is purely a group of flip-flops which will latch out the input signal
  - Required input signals: Clock, Id, instruction from instruction memory
  - Required output signal: instruction to the finite state machine

### PC and IR Modules



### **Original State Machine**



### **State Machine Output Definitions**

| Variable   | Meaning                                    |
|------------|--------------------------------------------|
| PC_clr     | Program counter (PC) clear command         |
| IR_ld      | Instruction load command                   |
| PC_up      | PC increment command                       |
| D_addr     | Data memory address (8 bits)               |
| D_wr       | Data memory write enable                   |
| RF_s       | Mux select line                            |
| RF_Ra_addr | Register file A-side read address (4 bits) |
| RF_Rb_addr | Register file B-side read address (4 bits) |
| RF_W_en    | Register file write enable                 |
| RF_W_Addr  | Register file write address (4 bits)       |
| ALU_s0     | ALU function select (3 bits)               |

### **State Machine State Outputs**

| State    | Non-Zero Outputs                                                                                                                                      |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Init     | PC_clr = 1                                                                                                                                            |
| Fetch    | IR_ld = 1, PC_up =1                                                                                                                                   |
| Decode   | Check the opcode                                                                                                                                      |
| LoadA    | D_addr = IR[11:4], RF_s = 1, RF_W_addr = IR[3:0]                                                                                                      |
| LoadB    | D_addr = IR[11:4], RF_s = 1, RF_W_addr = IR[3:0], RF_W_en = 1                                                                                         |
| Store    | D_addr = IR[7:0], D_wr = 1, RF_Ra_addr = IR[11:8]                                                                                                     |
| Add, Sub | $RF_Ra_addr = IR[11:8]$ , $RF_Rb_addr = IR[7:4]$ , $RF_W_addr = IR[3:0]$ , $RF_W_en = 1$ , $ALU_s0 = alu function (1 for Add or 2 for Sub), RF_s = 0$ |
| Halt     |                                                                                                                                                       |



Control Unit module should instantiate the following submodules:

```
PC.sv
IR.sv
InstMemory.v
FSM.sv
```

Required input signals: Clock, Reset (Notice here the Reset signal is required for FSM)

Required output signals: PC\_Out, IR\_Out, OutState, NextState, D\_Addr, D\_Wr,RF\_s, RF\_W\_en, RF\_Ra\_Addr, RF\_Rb\_Addr, RF\_W\_Addr, ALU\_s0

# **Build Control Unit Module and Test it!**

Data. Memory

Mux

Register File

ALU

Datapath

**Along the Datapath side** 

#### As discussed during the lecture

- Under Quartus, create a new .mif file, name it say, D.mif. Later manually type into specific locations numbers according to the given requirements.
- Use Altera Library and build a 1-port RAM module, say, DataMemory.v. Make sure during the configuration procedure you have associated DataMemory.v with D.mif.

### **Data Memory Module**

```
// This is a Verilog description for an 8 x 16 register file
module regfile8x16a
 input [15:0] wrData, // write data
  input [2:0] rdAddrA, // A-side read address
  output [15:0] rdDataA, // A-side read data
  output [15:0] rdDataB ); // B-sdie read data
  logic [15:0] regfile [0:7]; // the registers
  // read the registers
  assign rdDataA = regfile[rdAddrA];
  assign rdDataB = regfile[rdAddrB];
  always @(posedge clk) begin
    if (write) regfile[wrAddr] <= wrData;</pre>
  end
endmodule
```

#### Expand on this idea for Project B

# Register File (for reference)

```
// This ALU has eight functions:
                                                               Datapath
    if s == 0 the output is 0
   if s == 1 the output is A + B
   if s == 2 the output is A - B
   if s == 3 the output is A (pass-through) Alu_s0 (function select)
                                                                   16
   if s == 4 the output is A ^ B
   if s == 5 the output is A | B
   if s == 6 the output is A & B
                                                                     ALU
   if s == 7 the output is A + 1;
// if additional functions added for future expansion
                                                                      16
// you need to expand the selecting signal too
                                                                        Q (Result)
```

Expand on this idea for Project Extra points

### **ALU Idea (for reference)**

Data. Memory

Mux

Register File

ALU

Datapath

Datapath module should instantiate the following submodules:

DataMemory.v Mux.sv Register.sv ALU.sv

Required input signals: Clock, D\_Addr, D\_Wr, RF\_s, RF\_W\_Addr, RF\_W\_en, RF\_Ra\_Addr, RF\_Rb\_Addr, ALU\_s0

Required output signals: ALU\_inA, ALU\_inB, ALU\_out

# **Build Datapath Module and Test it!**

Processor

Control Unit

Datapath

Processor module should instantiate the following submodules:

ControlUnit.sv
DataPath.sv

Required input signals: Clk, Reset

Required output signals: IR\_Out, PC\_Out, State, NextState, ALU\_A, ALU\_B, ALU\_Out

# **Combine Control Unit and DP in Processor Module and Test it!**

- Test submodules from lowest level.
- Test your control unit module and ensure it works as expected
- Test your datapath module and ensure it works as expected
- Write the Processor by instantiating Control Unit module and Datapath module and wiring them together.
- Test the processor module by running runrtl.do
- At this point you should be able to notice the state machine works but ALU\_A, ALU\_B, and ALU\_out are all zeros.
- Check your memory.v file; revise it as shown on next page
- NOTE: if testing with ModelSim doesn't work it won't help by trying testing on DE2 board.

### **Testing your Processor**

## Here should be the mif file you created for your RAM

```
·WI CII_U (1 UU//)
defparam
        altsyncram component.clock enable input a = "YPASS"
        altsyncram component.clock enable output
        altsyncram componer.init file = "DataMemory.mif",
        altsyncram_component.intenueu_device_family - cyclone IV E",
        altsyncram component.lpm hint = "ENABLE RUNTIME MOD=YES, INSTANCE NAME=DATA",
        altsyncram component.lpm type = "altsyncram",
        altsyncram component.numwords a = 256,
        altsyncram_component.operation_mode = "SINGLE PORT",
        altsyncram component.outdata acla a
        altsyncram_component. utdata_reg_a = "UNREGISTERED",
        altsyncram component.power up uninicialized =
        altsyncram component.read during write mode ort a = "NEW DATA NO NBE READ",
        altsyncram component.widthad a = 8,
        altsyncram component.width a = 16,
        altsyncram component.width byteena a = 1;
```

Here if showing "clock" change it to be "UNREGISTERED"

### Inside the memory.v file

# The Key Conditioner

Using ButtonSync and a Filter



### **Key Conditioner RTL**



### **ButtonSync RTL**

# TimeQuest: Two Clocks

Processor clock (from the KEY) and the 50 MHz clock for the filter circuit



### **To Create Processor Clock**



**To Find the Processor Clock** 



#### **Run to Create Processor Clock**



### Create 50 MHz Clock as Usual

# Your sdc File Should Show Two Clocks